さらに必要ですか?
| 数量 | 価格(税込み) |
|---|---|
| 1+ | ¥204.49 (¥224.939) |
| 10+ | ¥105.43 (¥115.973) |
| 100+ | ¥69.08 (¥75.988) |
| 500+ | ¥60.59 (¥66.649) |
| 1000+ | ¥54.53 (¥59.983) |
| 2500+ | ¥46.66 (¥51.326) |
| 5000+ | ¥43.6 (¥47.96) |
製品情報
製品概要
The SN74LVC2G125DCTR is a dual Bus Buffer Gate with 3-state outputs. The dual bus buffer gate designed for 1.65 to 5.5V VCC operation. The outputs are disabled when the associated output-enable (OE) input is high. To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pull-up resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. It is suitable for cable modem termination systems, power line communication modems, video broadcasting and infrastructure.
- Supports 5V VCC operation
- Latch-up performance exceeds 100mA per JESD 78, class II
- ESD protection exceeds JESD 22
- Maximum tpd of 4.3ns at 3.3V
- Ioff Supports live insertion, partial-power-down mode and back-drive protection
- 10µA Maximum low power consumption ICC
- ±24mA Output drive at 3.3V
- ±50mA Continuous output current
- ±100mA Continuous current through VCC or GND
- 150°C Junction temperature
注意事項
Device has limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.
技術仕様
バッファ, 非反転
SSOP
8ピン
5.5V
742G125
85°C
-
0
74LVC2G125
SSOP
1.65V
74LVC
-40°C
-
0
技術文書 (1)
法律および環境情報
最後に重要な製造工程が行われた国生産国:Japan
最後に重要な製造工程が行われた国
RoHS
RoHS
製品コンプライアンス証明書