再入荷の通知を受け取る
| 数量 | 価格(税込み) |
|---|---|
| 1+ | ¥135.49 (¥149.039) |
| 10+ | ¥87.59 (¥96.349) |
| 50+ | ¥87.5 (¥96.25) |
| 100+ | ¥87.4 (¥96.14) |
| 250+ | ¥87.3 (¥96.03) |
| 500+ | ¥87.2 (¥95.92) |
| 1000+ | ¥87.1 (¥95.81) |
| 2500+ | ¥87 (¥95.7) |
製品情報
製品概要
The SN74LVC1G125DBVT is a single Bus Buffer Gate with 3-state outputs. The output is disabled when the output-enable (OE) input is high. The CMOS device has high output drive while maintaining low static power dissipation over a broad VCC operating range. The device contains one buffer gate device with output enable control and performs the Boolean function Y = A. This device is fully specified for partial-power-down applications using IOFF. The IOFF circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pull-up resistor and the minimum value of the resistor is determined by the current-sinking capability of the driver.
- Provides down translation to VCC
- IOFF Supports live insertion, partial-power-down mode and back-drive protection
- Latch-up performance exceeds 100mA per JESD 78, class II
- Inputs accept voltages to 5.5V
- 3.7ns at 3.3V Propagation delay (tpd)
- 10µA ICC Low power consumption
- ±24mA Output drive at 3.3V
- Green product and no Sb/Br
技術仕様
バッファ, 非反転
SOT-23
5ピン
5.5V
741G125
125°C
-
74LVC1G125
SOT-23
1.65V
74LVC
-40°C
-
技術文書 (1)
SN74LVC1G125DBVT の代替製品
2 見つかった製品
法律および環境情報
最後に重要な製造工程が行われた国生産国:China
最後に重要な製造工程が行われた国
RoHS
RoHS
製品コンプライアンス証明書