さらに必要ですか?
| 数量 | 価格(税込み) |
|---|---|
| 1+ | ¥10,745.44 (¥11,819.984) |
製品情報
製品概要
DC1075B-A demonstration circuit is a divide by 4 clock divider for use with high speed ADCs. Each assembly includes a clock divider followed by a re-timing stage used to produce sharp clock edges. Functionally, the DC1075B receives a high frequency sine wave which is attenuated and routed into the clock divider. The output of the clock divider is then routed to a D flip flop re-timing stage. This D flip flop is clocked by the original high frequency sine wave. This is critical to ensure signal integrity. The output of this re-timing stage is a CMOS signal suitable to be a clock source for high speed ADCs. This circuit also is a model for designs involving FPGAs which serve as clock dividers. Whenever this is done, a D flip flop re-timing stage is required to ensure a low jitter clock signal.
- HMC433E low noise divide-by-4 Static Divider utilizing InGaP GaAs HBT technology
- 1100MHz maximum input frequency
注意
Input frequencies for the DC1075B-A from 540MHz to 700MHz are not recommended.
技術仕様
Analog Devices
クロック および タイミング
デモンストレーション ボード HMC433E
0
HMC433E
スタティック ディバイダ
-
技術文書 (1)
法律および環境情報
最後に重要な製造工程が行われた国生産国:Philippines
最後に重要な製造工程が行われた国
RoHS
製品コンプライアンス証明書