さらに必要ですか?
| 数量 | 価格(税込み) |
|---|---|
| 1+ | ¥226.85 (¥249.535) |
| 10+ | ¥223.5 (¥245.85) |
| 50+ | ¥220.14 (¥242.154) |
| 100+ | ¥216.78 (¥238.458) |
| 250+ | ¥213.42 (¥234.762) |
| 500+ | ¥210.06 (¥231.066) |
| 1000+ | ¥206.7 (¥227.37) |
| 2500+ | ¥203.34 (¥223.674) |
製品情報
製品概要
The SN74HC165N is a 8-bit parallel-load Shift Register that, when clocked shift the data toward a serial (QH) output. Parallel-in access to each stage is provided by eight individual direct data (A-H) inputs that are enabled by a low level at the shift/load (SH/LD) input. This device also features a clock-inhibit (CLK INH) function and a complementary serial (QH) output. Clocking is accomplished by a low-to-high transition of the clock (CLK) input while SH/LD is held high and CLK INH is held low. The functions of CLK and CLK INH are interchangeable. Because a low CLK and a low-to-high transition of CLK INH also accomplish clocking, CLK INH must be changed to the high level only while CLK is high. Parallel loading is inhibited when SH/LD is held high. While SH/LD is low, the parallel inputs to the register is enabled independently of the levels of the CLK, CLK INH or serial (SER) inputs.
- Outputs can drive up to 10 LSTTL loads
- Complementary outputs
- Direct overriding load (data) inputs
- Gated clock inputs
- Parallel-to-serial data conversion
- Green product and no Sb/Br
技術仕様
74HC165
1 素子
DIP
16ピン
6V
74HC
-40°C
-
0
パラレル to シリアル, シリアル to シリアル
8bit
DIP
2V
差動
74165
85°C
-
0
技術文書 (1)
SN74HC165N の代替製品
2 見つかった製品
法律および環境情報
最後に重要な製造工程が行われた国生産国:Malaysia
最後に重要な製造工程が行われた国
RoHS
RoHS
製品コンプライアンス証明書