再入荷の通知を受け取る
| 数量 | 価格(税込み) |
|---|---|
| 1+ | ¥292.53 (¥321.783) |
| 10+ | ¥255.97 (¥281.567) |
| 50+ | ¥212.09 (¥233.299) |
| 100+ | ¥190.15 (¥209.165) |
| 250+ | ¥175.52 (¥193.072) |
| 500+ | ¥163.82 (¥180.202) |
| 1000+ | ¥155.05 (¥170.555) |
| 2500+ | ¥149.19 (¥164.109) |
製品情報
製品概要
The SN74LV165APW is a 8-bit parallel-load Shift Register designed for 2 to 5.5V VCC operation. When it is clocked, data is shifted toward the serial output QH. parallel-in access to each stage is provided by eight individual direct data inputs that are enabled by a low level at the shift/load (SH/LD) input. It features a clock-inhibit function and a complemented serial output, QH. clocking is accomplished by a low-to-high transition of the clock (CLK) input while SH/LD\ is held high and clock inhibit (CLK INH) is held low. The functions of CLK and CLK INH are interchangeable. Since a low CLK and a low-to-high transition of CLK INH accomplishes clocking, CLK INH should be changed to the high level only while CLK is high. parallel loading is inhibited when SH/LD\ is held high. The parallel inputs to the register are enabled while SH/LD\ is held low, independently of the levels of CLK, CLK INH or SER.
- Support mixed-mode voltage operation on all ports
- Ioff Supports partial-power-down mode operation
- Latch-up performance exceeds 250mA per JESD 17
- Green product and no Sb/Br
技術仕様
74LV165
1 素子
TSSOP
16ピン
5.5V
74LV
-40°C
-
0
パラレル to シリアル
8bit
TSSOP
2V
差動
74165
85°C
-
0
法律および環境情報
最後に重要な製造工程が行われた国生産国:Malaysia
最後に重要な製造工程が行われた国
RoHS
RoHS
製品コンプライアンス証明書