さらに必要ですか?
| 数量 | 価格(税込み) |
|---|---|
| 1+ | ¥1,654.37 (¥1,819.807) |
| 10+ | ¥1,291.41 (¥1,420.551) |
| 25+ | ¥1,202.3 (¥1,322.53) |
| 50+ | ¥1,160.98 (¥1,277.078) |
| 100+ | ¥1,119.66 (¥1,231.626) |
| 250+ | ¥1,097.27 (¥1,206.997) |
| 500+ | ¥1,074.88 (¥1,182.368) |
製品概要
The MC100EPT21DTR2G is a 3.3V differential LVPECL/LVDS/CML to LVTTL/LVCMOS translator in 8 pin TSSOP package. Because LVPECL (positive ECL), LVDS, positive CML input levels and LVTTL/LVCMOS output levels are used, only +3.3 V and ground are required. The small outline 8 lead SOIC package makes MC100EPT21DTR2G ideal for applications which require the translation of a clock or data signal. The VBB output allows this device to be cap coupled in either single ended or differential input mode. VBB output is tied to D input and D is driven for a non inverting buffer or VBB output is tied to the D input and D is driven for an inverting buffer when single ended cap coupled. VBB output is connected through a resistor to each input pin when cap coupled differentially. If used the VBB pin should be bypassed to VCC via a 0.01µF capacitor. It is used in precision clock translation applications.
- 1.4ns typical propagation delay
- Maximum frequency of 350MHz at TA = 25°C
- LVPECL/LVDS/CML inputs, LVTTL/LVCMOS outputs
- 24mA TTL outputs
- Operating range (VCC) from 3V to 3.6V with GND = 0V
- Temperature compensation and VBB output
- Power supply current of 17mA (outputs set to HIGH) and 21mA (outputs set to LOW)
- Duty cycle skew of 50% and part to part skew of 500ps at TA = 25°C
- Output rise/fall times (0.8V to 2V) of 600ps
- Operating temperature range from -40°C to +85°C
注意事項
Market demand for this product has caused an extension in leadtimes. Delivery dates may fluctuate. Product exempt from discounts.
技術仕様
2入力
1.4ns
TSSOP
3V
-40°C
レベル 変換器
-
0
-
8ピン
TSSOP
3.6V
85°C
-
0
MC100EPT21DTR2G の代替製品
1 見つかった製品
関連製品
1 見つかった製品
法律および環境情報
最後に重要な製造工程が行われた国生産国:Malaysia
最後に重要な製造工程が行われた国
RoHS
RoHS
製品コンプライアンス証明書