さらに必要ですか?
| 数量 | 価格(税込み) |
|---|---|
| 1+ | ¥166.87 (¥183.557) |
| 10+ | ¥112.57 (¥123.827) |
| 100+ | ¥90.59 (¥99.649) |
| 500+ | ¥81.32 (¥89.452) |
| 1000+ | ¥74.96 (¥82.456) |
| 2500+ | ¥54.83 (¥60.313) |
| 5000+ | ¥53.74 (¥59.114) |
製品情報
製品概要
The 74HC4017PW is a 5-stage Johnson Decade Counter with 10 decoded outputs (Q0 to Q9), an output from the most significant flip-flop (Q5\-9), two clock inputs (CP0 and CP1\) and an overriding asynchronous master reset input (MR). The counter is advanced by either a low-to-high transition at CP0 while CP1\ is low or a high-to-low transition at CP1\ while CP0 is high. When cascading counters, the Q5\-9 output, which is low while the counter is in states 5, 6, 7, 8 and 9, can be used to drive the CP0 input of the next counter. A high on MR resets the counter to zero (Q0 = Q5\-9 = high, Q1 to Q9 = low) independent of the clock inputs (CP0 and CP1\). Automatic code correction of the counter is provided by an internal circuit: following any illegal code the counter returns to a proper counting mode within 11 clock pulses. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.
- CMOS Input level
- Complies with JEDEC standard No. 7A
技術仕様
74HC4017
77MHz
TSSOP
16ピン
6V
744017
125°C
0
ディケイド, Johnson
9
TSSOP
2V
74HC
-40°C
-
0
法律および環境情報
最後に重要な製造工程が行われた国生産国:Thailand
最後に重要な製造工程が行われた国
RoHS
RoHS
製品コンプライアンス証明書