さらに必要ですか?
| 数量 | 価格(税込み) |
|---|---|
| 1+ | ¥455.02 (¥500.522) |
| 10+ | ¥398.15 (¥437.965) |
| 50+ | ¥329.89 (¥362.879) |
| 100+ | ¥295.77 (¥325.347) |
| 250+ | ¥273.02 (¥300.322) |
| 500+ | ¥254.82 (¥280.302) |
| 1000+ | ¥241.17 (¥265.287) |
| 2500+ | ¥232.06 (¥255.266) |
製品概要
The SN74LVC573APW is an octal transparent D Latch with 3-state outputs. It is designed for 1.65 to 3.6V VCC operation. It is specifically for driving highly capacitive or relatively low-impedance loads. It is particularly suitable for implementing buffer registers, input/output (I/O) ports, bidirectional bus drivers and working registers. While the LE input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels at the D inputs. A buffered OE\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The highimpedance state and increased drive provide the capability to drive bus lines without interface or pullup components. OE\ does not affect the internal operations of the latches.
- Support mixed-mode signal operation on all ports
- Ioff Supports live insertion, partial power down mode and back drive protection
- Latch-up performance exceeds 250mA per JESD 17
- Green product and no Sb/Br
技術仕様
74LVC573
トライステート
24mA
TSSOP
1.65V
8bit
74573
85°C
-
0
D タイプ 透明
6.9ns
TSSOP
20ピン
3.6V
74LVC
-40°C
-
0
技術文書 (1)
SN74LVC573APW の代替製品
1 見つかった製品
法律および環境情報
最後に重要な製造工程が行われた国生産国:Malaysia
最後に重要な製造工程が行われた国
RoHS
RoHS
製品コンプライアンス証明書