さらに必要ですか?
| 数量 | 価格(税込み) |
|---|---|
| 1+ | ¥5,666.32 (¥6,232.952) |
| 25+ | ¥4,558.01 (¥5,013.811) |
| 100+ | ¥4,466.85 (¥4,913.535) |
製品情報
製品概要
The LAN91C111I-NU is a 10/100 Non-PCI Ethernet single-chip MAC and PHY designed to facilitate the implementation of a third generation of Fast Ethernet connectivity solutions for embedded applications. For this third generation of products, flexibility and integration dominate the design requirements. It is a mixed signal analogue/digital device that implements the MAC and PHY portion of the CSMA/CD protocol at 10 and 100 Mbps. The design will also minimize data throughput constraints utilizing a 32, 16 or 8-bit bus Host interface in embedded applications. The total internal memory FIFO buffer size is 8 Kbytes, which is the total chip storage for transmit and receive operations. It is software compatible with the LAN9000 family of products. Memory management is handled using a patented optimized MMU (Memory Management Unit) architecture and a 32-bit wide internal data path.
- Fully supports full duplex switched Ethernet
- Supports burst data transfer 8kbyte Internal memory for receive and transmit FIFO buffers
- Enhanced power management
- Built-in transparent arbitration
- Flat MMU architecture with symmetric transmit and receive structures and queues
- Low power CMOS design
- MII management serial interface
- Adaptive equalizer
- Baseline wander correction
技術仕様
MAC および PHY イーサネット コントローラ
2.97V
TQFP
表面実装
85°C
-
0
IEEE 802.3, IEEE 802.3u
3.63V
128ピン
-40°C
-
0
法律および環境情報
最後に重要な製造工程が行われた国生産国:United States
最後に重要な製造工程が行われた国
RoHS
RoHS
製品コンプライアンス証明書