製品情報
製品概要
The SN65LVDS390PW is a quad differential Line Receiver implements the electrical characteristics of low-voltage differential signalling (LVDS). This signalling technique lowers the output voltage levels of 5V differential standard levels (such as EIA/TIA-422B) to reduce the power, increase the switching speeds and allow operation with a 3V supply rail. Any of the differential receivers provides a valid logical output state with a ±100mV differential input voltage within the input common-mode voltage range. The input common-mode voltage range allows 1V of ground potential difference between two LVDS nodes. Additionally, the high-speed switching of LVDS signals almost always requires the use of a line impedance matching resistor at the receiving end of the cable or transmission media. The LVDT products eliminate this external resistor by integrating it with the receiver.
- Open-circuit failsafe
- Flow-through pin-out
- Integrated 110Ω line termination resistors on LVDT products
- Bus-terminal ESD exceeds 15kV
- 2.6ns Typical propagation delay time
- 100ps Typical output skew
- <lt/>1ns Part-to-part skew
- 630Mbps Signalling rate
- Green product and no Sb/Br
技術仕様
LVDS ライン レシーバー
85°C
3.6V
16ピン
LVTTL
-
0
-40°C
3V
TSSOP
LVDS
4bit
-
0
法律および環境情報
最後に重要な製造工程が行われた国生産国:Taiwan
最後に重要な製造工程が行われた国
RoHS
RoHS
製品コンプライアンス証明書