You have entered a value in the highlighted fields below that contain invalid characters. Please revise your selection using valid characters only.

Product may not be an exact match for your search

You previously purchased this product. View in Order History

 
 

MICRON MT41K256M16TW-093:P

DRAM, DDR3L, 4 Gbit, 256M x 16bit, 1.66 GHz, FBGA, 96 Pins

MICRON MT41K256M16TW-093:P

Image is for illustrative purposes only. Please refer to product description.

Manufacturer:
MICRON MICRON
Manufacturer Part No:
MT41K256M16TW-093:P
Order Code:
3530739
  • Enter your custom part number in the textbox above
  • Maximum Part Numbers added.
    Delete older entries to add more.

Part Number Saved

Part Number Saved

Product Range
-
ECAD / MCAD
Supply Frame Models Link
See all Technical Docs

Product Overview

MT41K256M16TW-093:P is a DDR3L SDRAM that uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is an 8n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write operation for the DDR3 SDRAM effectively consists of a single 8n-bit-wide, four-clock cycle data transfer at the internal DRAM core and eight corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O pins. It operates from a differential clock (CK and CK#). The crossing of CK going HIGH and CK# going LOW is referred to as the positive edge of CK. Control, command, and address signals are registered at every positive edge of CK. Input data is registered on the first rising edge of DQS after the WRITE preamble, and output data is referenced on the first rising edge of DQS after the READ preamble.
  • 256 Meg x 16 configuration, tCK = .938ns, CL = 14 speed grade
  • VDD = VDDQ = 1.35V (1.283 to 1.45V)
  • Backward-compatible to VDD = VDDQ = 1.5V ±0.075V
  • Differential bidirectional data strobe, 8n-bit prefetch architecture
  • Differential clock inputs (CK, CK#), 8 internal banks
  • Nominal and dynamic on-die termination (ODT) for data, strobe, and mask signals
  • Programmable CAS (READ) latency (CL), programmable posted CAS additive latency (AL)
  • Programmable CAS (WRITE) latency (CWL)
  • 96-ball FBGA package
  • Commercial temperature range from 0 to 95°C

Product Information

Want to see similar products? Simply select your required attributes below and hit the button ×


:
DDR3L

:
4Gbit

:
256M x 16bit

:
1.66GHz

:
FBGA

:
96Pins

:
1.35V

:
Surface Mount

:
0°C

:
95°C

:
-

:
MSL 3 - 168 hours

Find similar products Choose and modify the attributes above to find similar products.

Technical Documents (2)

100 In stock Need more?

100 deliver in 3-4 business days from our UK warehouse

Due to market conditions delivery times are for general guidance only and may be subject to change at short notice

¥819.81 ( ¥901.79  Inc. JCT)

Pricing is unavailable. Please contact customer services.

Price for:
Each
Multiple: 1 Minimum: 1
  • 1+
  • 10+
  • 25+
  • 50+
  • 100+
  • 250+
  • 500+
Quantity Price (Incl JCT) Your Price (Incl JCT)
 
 
1+ ¥819.81 (¥901.79)
Promotional price
Contract Price
Web only price
Web only contract price
  ( )
10+ ¥686.57 (¥755.23)
Promotional price
Contract Price
Web only price
Web only contract price
  ( )
25+ ¥674.03 (¥741.43)
Promotional price
Contract Price
Web only price
Web only contract price
  ( )
50+ ¥661.49 (¥727.64)
Promotional price
Contract Price
Web only price
Web only contract price
  ( )
100+ ¥648.95 (¥713.85)
Promotional price
Contract Price
Web only price
Web only contract price
  ( )
250+ ¥627.00 (¥689.70)
Promotional price
Contract Price
Web only price
Web only contract price
  ( )
500+ ¥611.39 (¥672.53)
Promotional price
Contract Price
Web only price
Web only contract price
  ( )
Quantity Price (Incl JCT) Your Price (Incl JCT)
 
 

Pricing is unavailable. Please contact customer services.

No longer stocked:: No Longer Manufactured::
Add to Basket Add to Basket Pre-Order
Add
Restricted Item
Enter Your Line Note
Total Price:
Total Price: ( )
Total Price: --